Energy-efficient Decoding of Low-density Parity-check Codes

Download Energy-efficient Decoding of Low-density Parity-check Codes PDF Online Free

Author :
Release : 2014
Genre :
Kind :
Book Rating : /5 ( reviews)

Energy-efficient Decoding of Low-density Parity-check Codes - read free eBook in online reader or directly download on the web page. Select files or add your book in reader. Download and read online ebook Energy-efficient Decoding of Low-density Parity-check Codes write by Kevin Cushon. This book was released on 2014. Energy-efficient Decoding of Low-density Parity-check Codes available in PDF, EPUB and Kindle. "Low-density parity-check (LDPC) codes are a type of error correcting code that are frequently used in high-performance communications systems, due to their ability to approach the theoretical limits of error correction. However, their iterative soft-decision decoding algorithms suffer from high computational complexity, energy consumption, and auxiliary circuit implementation difficulties. It is of particular interest to develop energy-efficient LDPC decoders in order to decrease cost of operation, increase battery life in portable devices, lessen environmental impact, and increase the range of applications for these powerful codes.In this dissertation, we propose four new LDPC decoder designs with the primary goal of improving energy efficiency over previous designs. First, we present a bidirectional interleaver based on transmission gates, which reduces wiring complexity and associated parasitic energy losses. Second, we present an iterative decoder design based on pulse-width modulated min-sum (PWM-MS). We demonstrate that the pulse width message format reduces switching activity, computational complexity, and energy consumption compared to other recent LDPC decoder designs. Third, wepresent decoders based on differential binary (DB) algorithms. We also propose an improved differential binary (IDB) decoding algorithm, which greatly increases throughput and reduces energy consumption compared to recent decoders ofsimilar error correction capability. Finally, we present decoders based on gear-shift algorithms, which use multiple decoding rules to minimize energy consumption. We propose gear-shift pulse-width (GSP) and IDB with GSP (IGSP) algorithms, and demonstrate that they achieve superior energy efficiency without compromising error correction performance." --

Resource Efficient LDPC Decoders

Download Resource Efficient LDPC Decoders PDF Online Free

Author :
Release : 2017-12-05
Genre : Technology & Engineering
Kind :
Book Rating : 565/5 ( reviews)

Resource Efficient LDPC Decoders - read free eBook in online reader or directly download on the web page. Select files or add your book in reader. Download and read online ebook Resource Efficient LDPC Decoders write by Vikram Arkalgud Chandrasetty. This book was released on 2017-12-05. Resource Efficient LDPC Decoders available in PDF, EPUB and Kindle. This book takes a practical hands-on approach to developing low complexity algorithms and transforming them into working hardware. It follows a complete design approach – from algorithms to hardware architectures - and addresses some of the challenges associated with their design, providing insight into implementing innovative architectures based on low complexity algorithms.The reader will learn: Modern techniques to design, model and analyze low complexity LDPC algorithms as well as their hardware implementation How to reduce computational complexity and power consumption using computer aided design techniques All aspects of the design spectrum from algorithms to hardware implementation and performance trade-offs Provides extensive treatment of LDPC decoding algorithms and hardware implementations Gives a systematic guidance, giving a basic understanding of LDPC codes and decoding algorithms and providing practical skills in implementing efficient LDPC decoders in hardware Companion website containing C-Programs and MATLAB models for simulating the algorithms, and Verilog HDL codes for hardware modeling and synthesis

High-Performance and Energy-Efficient Decoder Design for Non-Binary LDPC Codes

Download High-Performance and Energy-Efficient Decoder Design for Non-Binary LDPC Codes PDF Online Free

Author :
Release : 2016
Genre :
Kind :
Book Rating : /5 ( reviews)

High-Performance and Energy-Efficient Decoder Design for Non-Binary LDPC Codes - read free eBook in online reader or directly download on the web page. Select files or add your book in reader. Download and read online ebook High-Performance and Energy-Efficient Decoder Design for Non-Binary LDPC Codes write by Yuta Toriyama. This book was released on 2016. High-Performance and Energy-Efficient Decoder Design for Non-Binary LDPC Codes available in PDF, EPUB and Kindle. Binary Low-Density Parity-Check (LDPC) codes are a type of error correction code known to exhibit excellent error-correcting capabilities, and have increasingly been applied as the forward error correction solution in a multitude of systems and standards, such as wireless communications, wireline communications, and data storage systems. In the pursuit of codes with even higher coding gain, non-binary LDPC (NB-LDPC) codes defined over a Galois field of order q have risen as a strong replacement candidate. For codes defined with similar rate and length, NB-LDPC codes exhibit a significant coding gain improvement relative to that of their binary counterparts. Unfortunately, NB-LDPC codes are currently limited from practical application by the immense complexity of their decoding algorithms, because the improved error-rate performance of higher field orders comes at the cost of increasing decoding algorithm complexity. Currently available ASIC implementation solutions for NB-LDPC code decoders are simultaneously low in throughput and power-hungry, leading to a low energy efficiency. We propose several techniques at the algorithm level as well as hardware architecture level in an attempt to bring NB-LDPC codes closer to practical deployment. On the algorithm side, we propose several algorithmic modifications and analyze the corresponding hardware cost alleviation as well as impact on coding gain. We also study the quantization scheme for NB-LDPC decoders, again in the context of both the hardware and coding gain impacts, and we propose a technique that enables a good tradeoff in this space. On the hardware side, we develop a FPGA-based NB-LDPC decoder platform for architecture prototyping as well as hardware acceleration of code evaluation via error rate simulations. We also discuss the architectural techniques and innovations corresponding to our proposed algorithm for optimization of the implementation. Finally, a proof-of-concept ASIC chip is realized that integrates many of the proposed techniques. We are able to achieve a 3.7x improvement in the information throughput and 23.8x improvement in the energy efficiency over prior state-of-the-art, without sacrificing the strong error correcting capabilities of the NB-LDPC code.

Efficient Encoding and Decoding of Low Density Parity Check Codes

Download Efficient Encoding and Decoding of Low Density Parity Check Codes PDF Online Free

Author :
Release : 2006
Genre : Telecommunication
Kind :
Book Rating : /5 ( reviews)

Efficient Encoding and Decoding of Low Density Parity Check Codes - read free eBook in online reader or directly download on the web page. Select files or add your book in reader. Download and read online ebook Efficient Encoding and Decoding of Low Density Parity Check Codes write by Hemanth Reddy Chintalapani. This book was released on 2006. Efficient Encoding and Decoding of Low Density Parity Check Codes available in PDF, EPUB and Kindle.

Algorithms and Architectures for Efficient Low Density Parity Check (LDPC) Decoder Hardware

Download Algorithms and Architectures for Efficient Low Density Parity Check (LDPC) Decoder Hardware PDF Online Free

Author :
Release : 2010
Genre :
Kind :
Book Rating : 181/5 ( reviews)

Algorithms and Architectures for Efficient Low Density Parity Check (LDPC) Decoder Hardware - read free eBook in online reader or directly download on the web page. Select files or add your book in reader. Download and read online ebook Algorithms and Architectures for Efficient Low Density Parity Check (LDPC) Decoder Hardware write by Tinoosh Mohsenin. This book was released on 2010. Algorithms and Architectures for Efficient Low Density Parity Check (LDPC) Decoder Hardware available in PDF, EPUB and Kindle. Many emerging and future communication applications require a significant amount of high throughput data processing and operate with decreasing power budgets. This need for greater energy efficiency and improved performance of electronic devices demands a joint optimization of algorithms, architectures, and implementations. Low Density Parity Check (LDPC) decoding has received significant attention due to its superior error correction performance, and has been adopted by recent communication standards such as 10GBASE-T 10 Gigabit Ethernet. Currently high performance LDPC decoders are designed to be dedicated blocks within a System-on-Chip (SoC) and require many processing nodes. These nodes require a large set of interconnect circuitry whose delay and power are wire-dominated circuits. Therefore, low clock rates and increased area are a common result of the codes' inherent irregular and global communication patterns. As the delay and energy costs caused by wires are likely to increase in future fabrication technologies new solutions dealing with future VLSI challenges must be considered. Three novel message-passing decoding algorithms, Split-Row, Multi-Splitand Split-Row Threshold are introduced, which significantly reduce processor logical complexity and local and global interconnections. One conventional and four Split-Row Threshold LDPC decoders compatible with the 10GBASE-T standard are implemented in 65 nm CMOS and presented along with their trade-offs in error correction performance, wire interconnect complexity, decoder area, power dissipation, and speed. For additional power saving, an adaptive wordwidth decoding algorithm is proposed which switches between a 6-bit Normal Mode and a reduced 3-bit Low Power Mode depending on the SNR and decoding iteration. A 16-way Split-Row Threshold with adaptive wordwidth implementation achieves improvements in area, throughput and energy efficiency of 3.9x, 2.6x, and 3.6x respectively, compared to a MinSum Normalized implementation, with an SNR loss of 0.25 dB at BER = 10−7. The decoder occupies a die area of 5.10 mm2, operates up to 185 MHz at 1.3 V, and attains an average throughput of 85.7 Gbps with early-termination. Low power operation at 0.6 V gives a worst case throughput of 9.3 Gbps--above the 6.4 Gbps 10GBASE-T requirement, and an average power of 31 mW.