Mitigation of Soft Errors in Nanoscale VLSI Circuits

Download Mitigation of Soft Errors in Nanoscale VLSI Circuits PDF Online Free

Author :
Release : 2014-03-28
Genre : Technology & Engineering
Kind :
Book Rating : 373/5 ( reviews)

Mitigation of Soft Errors in Nanoscale VLSI Circuits - read free eBook in online reader or directly download on the web page. Select files or add your book in reader. Download and read online ebook Mitigation of Soft Errors in Nanoscale VLSI Circuits write by Nagarajan Ranganathan. This book was released on 2014-03-28. Mitigation of Soft Errors in Nanoscale VLSI Circuits available in PDF, EPUB and Kindle. Reliability is a key concern in VLSI systems and transient/intermittent faults, often caused by soft errors, require designers to create special mitigation techniques. This book describes such techniques, spanning all levels of the design flow, to reduce systematically the vulnerability of VLSI systems to soft errors. Readers will be enabled to address soft error issues early in their design flow, allowing them to weigh the implications of dedicating more resources for soft error detection and prevention, against the correlating impact on delay, power and area.

Soft Error Reliability of VLSI Circuits

Download Soft Error Reliability of VLSI Circuits PDF Online Free

Author :
Release : 2020-10-13
Genre : Technology & Engineering
Kind :
Book Rating : 105/5 ( reviews)

Soft Error Reliability of VLSI Circuits - read free eBook in online reader or directly download on the web page. Select files or add your book in reader. Download and read online ebook Soft Error Reliability of VLSI Circuits write by Behnam Ghavami. This book was released on 2020-10-13. Soft Error Reliability of VLSI Circuits available in PDF, EPUB and Kindle. This book is intended for readers who are interested in the design of robust and reliable electronic digital systems. The authors cover emerging trends in design of today’s reliable electronic systems which are applicable to safety-critical applications, such as automotive or healthcare electronic systems. The emphasis is on modeling approaches and algorithms for analysis and mitigation of soft errors in nano-scale CMOS digital circuits, using techniques that are the cornerstone of Computer Aided Design (CAD) of reliable VLSI circuits. The authors introduce software tools for analysis and mitigation of soft errors in electronic systems, which can be integrated easily with design flows. In addition to discussing soft error aware analysis techniques for combinational logic, the authors also describe new soft error mitigation strategies targeting commercial digital circuits. Coverage includes novel Soft Error Rate (SER) analysis techniques such as process variation aware SER estimation and GPU accelerated SER analysis techniques, in addition to SER reduction methods such as gate sizing and logic restructuring based SER techniques.

Architectures and Algorithms for Mitigation of Soft Errors in Nanoscale VLSI Circuits

Download Architectures and Algorithms for Mitigation of Soft Errors in Nanoscale VLSI Circuits PDF Online Free

Author :
Release : 2009
Genre :
Kind :
Book Rating : /5 ( reviews)

Architectures and Algorithms for Mitigation of Soft Errors in Nanoscale VLSI Circuits - read free eBook in online reader or directly download on the web page. Select files or add your book in reader. Download and read online ebook Architectures and Algorithms for Mitigation of Soft Errors in Nanoscale VLSI Circuits write by Koustav Bhattacharya. This book was released on 2009. Architectures and Algorithms for Mitigation of Soft Errors in Nanoscale VLSI Circuits available in PDF, EPUB and Kindle. ABSTRACT: The occurrence of transient faults like soft errors in computer circuits poses a significant challenge to the reliability of computer systems. Soft error, which occurs when the energetic neutrons coming from space or the alpha particles arising out of packaging materials hit the transistors, may manifest themselves as a bit flip in the memory element or as a transient glitch generated at any internal node of combinational logic, which may subsequently propagate to and be captured in a latch. Although the problem of soft errors was earlier only a concern for space applications, aggressive technology scaling trends have exacerbated the problem to modern VLSI systems even for terrestrial applications. In this dissertation, we explore techniques at all levels of the design flow to reduce the vulnerability of VLSI systems against soft errors without compromising on other design metrics like delay, area and power. We propose new models for estimating soft errors for storage structures and combinational logic. While soft errors in caches are estimated using the vulnerability metric, soft errors in logic circuits are estimated using two new metrics called the glitch enabling probability (GEP) and the cumulative probability of observability (CPO). These metrics, based on signal probabilities of nets, accurately model soft errors in radiation-aware synthesis algorithms and helps in efficient exploration of the design solution space during optimization. At the physical design level, we leverage the use of larger netlengths to provide larger RC ladders for effectively filtering out the transient glitches. Towards this, a new heuristic has been developed to selectively assign larger wirelengths to certain critical nets. This reduces the delay and area overhead while improving the immunity to soft errors. Based on this, we propose two placement algorithms based on simulated annealing and quadratic programming which significantly reduce the soft error rates of circuits. At the circuit level, we develop techniques for hardening circuit nodes using a novel radiation jammer technique. The proposed technique is based on the principles of a RC differentiator and is used to isolate the driven cell from the driving cell which is being hit by a radiation strike. Since the blind insertion of radiation blocker cells on all circuit nodes is expensive, candidate nodes are selected for insertion of these cells using a new metric called the probability of radiation blocker circuit insertion (PRI). We investigate a gate sizing algorithm, at the logic level, in which we simultaneously optimize both the soft error rate (SER) and the crosstalk noise besides the power and performance of circuits while considering the effect of process variations. The reliability centric gate sizing technique has been formulated as a mathematical program and is efficiently solved. At the architectural level, we develop solutions for the correction of multi-bit errors in large L2 caches by controlling or mining the redundancy in the memory hierarchy and methods to increase the amount of redundancy in the memory hierarchy by employing a redundancy-based replacement policy, in which the amount of redundancy is controlled using a user defined redundancy threshold. The novel architectures and the new reliability-centric synthesis algorithms proposed for the various design abstraction levels have been shown to achieve significant reduction of soft error rates in current nanometer circuits. The design techniques, algorithms and architectures can be integrated into existing design flows. A VLSI system implementation can leverage on the architectural solutions for the reliability of the caches while the custom hardware synthesized for the VLSI system can be protected against radiation strikes by utilizing the circuit level, logic level and layout level optimization algorithms that have been developed.

Analysis and Design of Resilient VLSI Circuits

Download Analysis and Design of Resilient VLSI Circuits PDF Online Free

Author :
Release : 2009-10-22
Genre : Technology & Engineering
Kind :
Book Rating : 311/5 ( reviews)

Analysis and Design of Resilient VLSI Circuits - read free eBook in online reader or directly download on the web page. Select files or add your book in reader. Download and read online ebook Analysis and Design of Resilient VLSI Circuits write by Rajesh Garg. This book was released on 2009-10-22. Analysis and Design of Resilient VLSI Circuits available in PDF, EPUB and Kindle. This monograph is motivated by the challenges faced in designing reliable VLSI systems in modern VLSI processes. The reliable operation of integrated circuits (ICs) has become increasingly dif?cult to achieve in the deep submicron (DSM) era. With continuouslydecreasing device feature sizes, combinedwith lower supply voltages and higher operating frequencies, the noise immunity of VLSI circuits is decreasing alarmingly. Thus, VLSI circuits are becoming more vulnerable to noise effects such as crosstalk, power supply variations, and radiation-inducedsoft errors. Among these noise sources, soft errors(or error caused by radiation particle strikes) have become an increasingly troublesome issue for memory arrays as well as c- binational logic circuits. Also, in the DSM era, process variations are increasing at a signi?cant rate, making it more dif?cult to design reliable VLSI circuits. Hence, it is important to ef?ciently design robust VLSI circuits that are resilient to radiation particle strikes and process variations. The work presented in this research mo- graph presents several analysis and design techniques with the goal of realizing VLSI circuits, which are radiation and process variation tolerant.

Soft Error Mechanisms, Modeling and Mitigation

Download Soft Error Mechanisms, Modeling and Mitigation PDF Online Free

Author :
Release : 2016-02-25
Genre : Technology & Engineering
Kind :
Book Rating : 073/5 ( reviews)

Soft Error Mechanisms, Modeling and Mitigation - read free eBook in online reader or directly download on the web page. Select files or add your book in reader. Download and read online ebook Soft Error Mechanisms, Modeling and Mitigation write by Selahattin Sayil. This book was released on 2016-02-25. Soft Error Mechanisms, Modeling and Mitigation available in PDF, EPUB and Kindle. This book introduces readers to various radiation soft-error mechanisms such as soft delays, radiation induced clock jitter and pulses, and single event (SE) coupling induced effects. In addition to discussing various radiation hardening techniques for combinational logic, the author also describes new mitigation strategies targeting commercial designs. Coverage includes novel soft error mitigation techniques such as the Dynamic Threshold Technique and Soft Error Filtering based on Transmission gate with varied gate and body bias. The discussion also includes modeling of SE crosstalk noise, delay and speed-up effects. Various mitigation strategies to eliminate SE coupling effects are also introduced. Coverage also includes the reliability of low power energy-efficient designs and the impact of leakage power consumption optimizations on soft error robustness. The author presents an analysis of various power optimization techniques, enabling readers to make design choices that reduce static power consumption and improve soft error reliability at the same time.