Time and Statistical Information Utilization in High Efficiency Sub-micron CMOS Successive Approximation Analog to Digital Converters

Download Time and Statistical Information Utilization in High Efficiency Sub-micron CMOS Successive Approximation Analog to Digital Converters PDF Online Free

Author :
Release : 2013
Genre : Analog-to-digital converters
Kind :
Book Rating : /5 ( reviews)

Time and Statistical Information Utilization in High Efficiency Sub-micron CMOS Successive Approximation Analog to Digital Converters - read free eBook in online reader or directly download on the web page. Select files or add your book in reader. Download and read online ebook Time and Statistical Information Utilization in High Efficiency Sub-micron CMOS Successive Approximation Analog to Digital Converters write by Jon Guerber. This book was released on 2013. Time and Statistical Information Utilization in High Efficiency Sub-micron CMOS Successive Approximation Analog to Digital Converters available in PDF, EPUB and Kindle. In an industrial and consumer electronic marketplace that is increasingly demanding greater real-world interactivity in portable and distributed devices, analog to digital converter efficiency and performance is being carefully examined. The successive approximation (SAR) analog to digital converter (ADC) architecture has become popular for its high efficiency at mid-speed and resolution requirements. This is due to the one core single bit quantizer, lack of residue amplification, and large digital domain processing allowing for easy process scaling. This work examines the traditional binary capacitive SAR ADC time and statistical information and proposes new structures that optimize ADC performance. The Ternary SAR (TSAR) uses the quantizer delay information to enhance accuracy, speed and power consumption of the overall SAR while providing multi-level redundancy. The early reset merged capacitor switching SAR (EMCS) identifies lost information in the SAR subtraction and optimizes a full binary quanitzer structure for a Ternary MCS DAC. Residue Shaping is demonstrated in SAR and pipeline configurations to allow for an extra bit of signal to noise quantization ratio (SQNR) due to multi-level redundancy. The feedback initialized ternary SAR (FITSAR) is proposed which splits a TSAR into separate binary and ternary sub-ADC structures for speed and power benefits with an inter-stage encoding that not only maintains residue shaping across the binary SAR, but allows for nearly optimally minimal energy consumption for capacitive ternary DACs. Finally, the ternary SAR ideas are applied to R2R DACs to reduce power consumption. These ideas are tested both in simulation and with prototype results.

Low-Power High-Resolution Analog to Digital Converters

Download Low-Power High-Resolution Analog to Digital Converters PDF Online Free

Author :
Release : 2010-10-29
Genre : Technology & Engineering
Kind :
Book Rating : 252/5 ( reviews)

Low-Power High-Resolution Analog to Digital Converters - read free eBook in online reader or directly download on the web page. Select files or add your book in reader. Download and read online ebook Low-Power High-Resolution Analog to Digital Converters write by Amir Zjajo. This book was released on 2010-10-29. Low-Power High-Resolution Analog to Digital Converters available in PDF, EPUB and Kindle. With the fast advancement of CMOS fabrication technology, more and more signal-processing functions are implemented in the digital domain for a lower cost, lower power consumption, higher yield, and higher re-configurability. This has recently generated a great demand for low-power, low-voltage A/D converters that can be realized in a mainstream deep-submicron CMOS technology. However, the discrepancies between lithography wavelengths and circuit feature sizes are increasing. Lower power supply voltages significantly reduce noise margins and increase variations in process, device and design parameters. Consequently, it is steadily more difficult to control the fabrication process precisely enough to maintain uniformity. The inherent randomness of materials used in fabrication at nanoscopic scales means that performance will be increasingly variable, not only from die-to-die but also within each individual die. Parametric variability will be compounded by degradation in nanoscale integrated circuits resulting in instability of parameters over time, eventually leading to the development of faults. Process variation cannot be solved by improving manufacturing tolerances; variability must be reduced by new device technology or managed by design in order for scaling to continue. Similarly, within-die performance variation also imposes new challenges for test methods. In an attempt to address these issues, Low-Power High-Resolution Analog-to-Digital Converters specifically focus on: i) improving the power efficiency for the high-speed, and low spurious spectral A/D conversion performance by exploring the potential of low-voltage analog design and calibration techniques, respectively, and ii) development of circuit techniques and algorithms to enhance testing and debugging potential to detect errors dynamically, to isolate and confine faults, and to recover errors continuously. The feasibility of the described methods has been verified by measurements from the silicon prototypes fabricated in standard 180nm, 90nm and 65nm CMOS technology.

CMOS Telecom Data Converters

Download CMOS Telecom Data Converters PDF Online Free

Author :
Release : 2004-01-31
Genre : Technology & Engineering
Kind :
Book Rating : 469/5 ( reviews)

CMOS Telecom Data Converters - read free eBook in online reader or directly download on the web page. Select files or add your book in reader. Download and read online ebook CMOS Telecom Data Converters write by Angel Rodríguez-Vázquez. This book was released on 2004-01-31. CMOS Telecom Data Converters available in PDF, EPUB and Kindle. CMOS Telecom Data Converters compiles the latest achievements regarding the design of high-speed and high-resolution data converters in deep submicron CMOS technologies. The four types of analog-to-digital converter architectures commonly found in this arena are covered, namely sigma-delta, pipeline, folding/interpolating and flash. For all these types, latest achievements regarding the solution of critical architectural and circuital issues are presented, and illustrated through IC prototypes with measured state-of-the-art performances. Some of these prototypes are conceived to be employed at the chipset of newest generation wireline modems (ADSL and ADSL+). Others are intended for wireless transceivers. Besides analog-to-digital converters, the book also covers other functions needed for communication systems, such as digital-to-analog converters, analog filters, programmable gain amplifiers, digital filters, and line drivers.

Efficient Use of Time Information in Analog-to-digital Converters

Download Efficient Use of Time Information in Analog-to-digital Converters PDF Online Free

Author :
Release : 2014
Genre : Analog-to-digital converters
Kind :
Book Rating : /5 ( reviews)

Efficient Use of Time Information in Analog-to-digital Converters - read free eBook in online reader or directly download on the web page. Select files or add your book in reader. Download and read online ebook Efficient Use of Time Information in Analog-to-digital Converters write by Yue Hu. This book was released on 2014. Efficient Use of Time Information in Analog-to-digital Converters available in PDF, EPUB and Kindle. Time-domain data conversion has recently drawn increased research attention for its highly digital nature in favor of process technology scaling. Also, as the time information being carried by binary voltage, time-domain operation is much less sensitive to voltage noise compared to conventional voltage domain operation. However, for analog-to-digital converter (ADC) application, the challenge lies in the methodology of benefiting from time-domain operation while maintaining/improving the overall data conversion accuracy and power efficiency. This dissertation has a focus on the investigation of novel data conversion topologies based on classic voltage domain operation that is capable of generating time information, to improve ADC resolution, system stability and speed without power penalty. In the first approach, a novel continuous-time (CT) delta-sigma modulator (DSM) using a time-interleaved quantizer is proposed and implemented. Along with the doubled sample rate, the proposed architecture utilizes time information to perform correlated coupling between the two quantizer channels. A 120MS/s CT [delta sigma] ADC using proposed technique is implemented in 0.18 [micro]m CMOS process. The measurement results achieve second order noise coupling from the interleaved quantizer itself without extra phases. More importantly, excess loop delay of two full sample clocks is compensated by time-domain signal coupling; the resulted CT DSM is fully stabilized in 120MHz sampling rate and achieves 11 effective number of bits (ENOB). In the second approach, a new category of pulse-width-modulation (PWM) scheme is proposed and described: time symmetric PWM (TSPWM). An ADC structure is further proposed and implemented utilizing this novel voltage-to-time converter, followed by a first order noise-shaped switched-ring-oscillator (SRO) TDC quantizer. This ADC topology takes advantage of the TDC speed scaling for its digitized operation to boost the overall ADC resolution and signal bandwidth, while the voltage-to-time front-end is able to remain at a much lower speed than the TDC, thanks to the proposed technique. This is the first work that decouples the PWM modulation rate from TDC quantizing speed without distortion penalty. Built in 0.18 [micro]m, the implemented ADC is able to sample at a range from 20MHz to 40MHz, the generated pulse train is quantized by the following SRO TDC at a rate of 400MHz. The prototype chip shows a SFDR improvement over 24dB on the ADC output when TSPWM is used.

The Engineering Index Annual

Download The Engineering Index Annual PDF Online Free

Author :
Release : 1992
Genre : Engineering
Kind :
Book Rating : /5 ( reviews)

The Engineering Index Annual - read free eBook in online reader or directly download on the web page. Select files or add your book in reader. Download and read online ebook The Engineering Index Annual write by . This book was released on 1992. The Engineering Index Annual available in PDF, EPUB and Kindle. Since its creation in 1884, Engineering Index has covered virtually every major engineering innovation from around the world. It serves as the historical record of virtually every major engineering innovation of the 20th century. Recent content is a vital resource for current awareness, new production information, technological forecasting and competitive intelligence. The world?s most comprehensive interdisciplinary engineering database, Engineering Index contains over 10.7 million records. Each year, over 500,000 new abstracts are added from over 5,000 scholarly journals, trade magazines, and conference proceedings. Coverage spans over 175 engineering disciplines from over 80 countries. Updated weekly.